|    | 5                          |
|----|----------------------------|
|    | Table of Contents          |
| 2  | Notes                      |
| 3  | DDR                        |
| 4  | IFC BUS                    |
| 5  | CPU MISC & MBED            |
| 6  | ETHERNET RGMII & 1588      |
| 7  | ETHERNET SGMII             |
| 8  | SERDES & CLK               |
| 9  | SDHC & USB                 |
| 10 | CPLD & DIP SW              |
| 11 | CPU POWER                  |
| 12 | POWER SUPPLY (3.3V & MISC) |
| 13 | POWER SUPPLY (VR500 PMIC)  |
| 14 | TWR-ELEV CON               |
| 15 | 2D-ACE                     |

| Rev | Revision History                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| X1  | TWR-LS1021A draft revision for Rev2.0 LS1021A/LS1020A silicon                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|     | 1. Change PWR Solution by FSL parts 2. Support deep-sleep 3. Changed NOR flash to MT28EW01GABAlHJS-0SIT 4. Changed IFC_ADDR[15:18] connection from SOC to NOR directly. 5. Added IFC_ADDR[15] to ELEV D76 pin 6. Added 3636 for USB_HVDD filter circuit.                                                                                           |  |  |  |  |  |
| A   | No circuit change only upgrade document revision.                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| В   | 1. Remove mux part U39, U38 and C331, C348; 2. Change SATA connector to Molex 67800-5025. 3. Add J24 SATA PWR. 4. Add U54, U55 INA220 instead of LTC2945 current monitor. 5. RGMIJ PHY INI N.18 go through CPLD then to SOC INT. 6. Asleep LED driver changed to always ON +3V3_PMIC 7. Connect IRQ C from ELEV to CPLD. 8. R746 changed to 470hm. |  |  |  |  |  |

## Copyright 2015, by Freescale.

The enclosed files are for reference purposes only and are not warranted as to suitability for any other purposes.

## Copyright Freescale, 1999-2015 ALL RIGHTS RESERVED

You are hereby granted a copyright license to use, modify the enclosed PCB layout and/or Schematics files, soley in conjunction with the development and marketing of your products whitch use and incorporate microprocessors whitch implement the PowerPC(TM) architecture manufactured by Freescale.

No licenses are granted by implication, estoppels or otherwise under any patents or trademarks of Freescale.

These files are provided on an "AS IS" basis and without warranty. To the maximum extent permitted by applicable law, FREESCALE DISCLAIMS ALL WARRANTIES WHETHER EXPRESS OR IMPLIED, INICULDING IMPLIED WARRANTIES OF MECHANTABILTY OR FITNESS FOR A PARTICULAR PURPOSE AND ANY WARRANTY AGAINST INFRINGEMENT WITH REGARD TO THE DESIGN FILES (INCLUDING ANY ANY MODIFIED VERSIONS THEREOF) AND ANY ACCOMPANYING WRITTEN MATERIALS.

To the maximum extent permitted by applicable law, IN NO EVENT SHALL FREESCALE BE LIABLE FOR ANY DAMAGES WHATSOEVER (INCLUDING WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS, BUSINESS INTERRUPTION, LOSS OF BUSINESS INFORMATION, OR OTHER PECUNIARY LOSS) ARISING OF THE USE OR INABILITY TO USE THESE DESIGN FILES.

Freescale assumes no responsibility for the maintenance and support of the PCB design files.

## TWR-LS1021A-PB

| free                                                 | Digital Networking Product Group<br>6501 William Cannon Drive West<br>Austin, TX 78735-8598 |                 |                |          |        |   |  |          |
|------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|----------------|----------|--------|---|--|----------|
| This document contains in<br>procurement or manufact |                                                                                             | or in part with |                | oress wr |        |   |  | 31: X    |
| Designer:                                            | Drawin                                                                                      | g Title:        |                |          |        |   |  |          |
| Gan Fulian/B27268                                    |                                                                                             | Т               | WR-L           | S10      | 21A-PI | 3 |  |          |
| Gan Fulian/B27268  Drawn by: Gan Fulian/B27268       | Page T                                                                                      | itle:           | WR-L<br>OVER F |          |        | 3 |  |          |
| Drawn by:                                            | Page T<br>Size<br>C                                                                         | itle:           | OVER F         | AGE      |        |   |  | Rev<br>B |

Revisions

Tom Sun

- Unless Otherwise Specified:
   All resistors are in ohms, 5%, 1/8 Watt
   All capacitors are in uF, 20%, 50V
   All voltages are DC
   All polarized capacitors are aluminum electrolytic
- 2. Interrupted Lines coded with the same letter or letter combinations are electrically connected.
- 3. Device type number is for reference only. The number varies with the manufacturer.
- 4. Special signal usage:
  \_B Denotes Active-Low Signal
  <> or [] Denotes Vectored Signals
- Interpret diagram in accordance with American National Standards Institute specifications, current revision, with the exception of logic block symbology.



























